[PATCH v3 2/3] net/enic: add speed capabilities for newer models
Hyong Youb Kim
hyonkim at cisco.com
Fri Aug 9 09:07:53 CEST 2024
Add 1400/14000 and 15000 models to the speed_capa list.
Signed-off-by: Hyong Youb Kim <hyonkim at cisco.com>
Reviewed-by: John Daley <johndale at cisco.com>
---
doc/guides/nics/enic.rst | 3 ++-
doc/guides/rel_notes/release_24_11.rst | 1 +
drivers/net/enic/enic_ethdev.c | 21 +++++++++++++++++++++
3 files changed, 24 insertions(+), 1 deletion(-)
diff --git a/doc/guides/nics/enic.rst b/doc/guides/nics/enic.rst
index 639d3f5939..1295545c73 100644
--- a/doc/guides/nics/enic.rst
+++ b/doc/guides/nics/enic.rst
@@ -17,7 +17,8 @@ ENIC PMD supports all recent generations of Cisco VIC adapters including:
- VIC 1200 series
- VIC 1300 series
-- VIC 1400 series
+- VIC 1400/14000 series
+- VIC 15000 series
Supported features
------------------
diff --git a/doc/guides/rel_notes/release_24_11.rst b/doc/guides/rel_notes/release_24_11.rst
index f79b1bee58..53dbf99324 100644
--- a/doc/guides/rel_notes/release_24_11.rst
+++ b/doc/guides/rel_notes/release_24_11.rst
@@ -58,6 +58,7 @@ New Features
* **Updated Cisco enic driver.**
* Added SR-IOV VF support.
+ * Added recent 1400/14000 and 15000 models to the supported list.
Removed Items
diff --git a/drivers/net/enic/enic_ethdev.c b/drivers/net/enic/enic_ethdev.c
index 5c967677fb..62c8751d09 100644
--- a/drivers/net/enic/enic_ethdev.c
+++ b/drivers/net/enic/enic_ethdev.c
@@ -62,6 +62,27 @@ static const struct vic_speed_capa {
{ 0x021a, RTE_ETH_LINK_SPEED_40G }, /* 1487 MLOM */
{ 0x024a, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G }, /* 1495 PCIe */
{ 0x024b, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G }, /* 1497 MLOM */
+ { 0x02af, RTE_ETH_LINK_SPEED_10G | RTE_ETH_LINK_SPEED_25G }, /* 1467 MLOM */
+ { 0x02b0, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G }, /* 1477 MLOM */
+ { 0x02cf, RTE_ETH_LINK_SPEED_25G }, /* 14425 MLOM */
+ { 0x02d0, RTE_ETH_LINK_SPEED_25G }, /* 14825 Mezz */
+ { 0x02db, RTE_ETH_LINK_SPEED_100G }, /* 15231 MLOM */
+ { 0x02dc, RTE_ETH_LINK_SPEED_10G }, /* 15411 MLOM */
+ { 0x02dd, RTE_ETH_LINK_SPEED_10G | RTE_ETH_LINK_SPEED_25G |
+ RTE_ETH_LINK_SPEED_50G }, /* 15428 MLOM */
+ { 0x02de, RTE_ETH_LINK_SPEED_25G }, /* 15420 MLOM */
+ { 0x02e8, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G |
+ RTE_ETH_LINK_SPEED_200G}, /* 15238 MLOM */
+ { 0x02e0, RTE_ETH_LINK_SPEED_10G | RTE_ETH_LINK_SPEED_25G |
+ RTE_ETH_LINK_SPEED_50G }, /* 15427 MLOM */
+ { 0x02df, RTE_ETH_LINK_SPEED_50G | RTE_ETH_LINK_SPEED_100G }, /* 15230 MLOM */
+ { 0x02e1, RTE_ETH_LINK_SPEED_25G | RTE_ETH_LINK_SPEED_50G }, /* 15422 Mezz */
+ { 0x02e4, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G |
+ RTE_ETH_LINK_SPEED_200G }, /* 15235 PCIe */
+ { 0x02f2, RTE_ETH_LINK_SPEED_10G | RTE_ETH_LINK_SPEED_25G |
+ RTE_ETH_LINK_SPEED_50G }, /* 15425 PCIe */
+ { 0x02f3, RTE_ETH_LINK_SPEED_40G | RTE_ETH_LINK_SPEED_100G |
+ RTE_ETH_LINK_SPEED_200G }, /* 15237 MLOM */
{ 0, 0 }, /* End marker */
};
--
2.35.2
More information about the dev
mailing list